

## CSEE W4823 Advanced Logic Design Lab Assignment #6

| 1. W  | rite the RTL   | code in   | Verilog (.: | v) for the A | ALU blo   | ck(s) in | your FIR | core. | Write | the t | estbench | to | verify | its |
|-------|----------------|-----------|-------------|--------------|-----------|----------|----------|-------|-------|-------|----------|----|--------|-----|
| funct | cionalities wi | ith rando | mly-gener   | ated fixed   | -point in | puts     |          |       |       |       |          |    |        |     |

- 2. Synthesize the above RTL to get the gate-level netlist (nl.v) of the ALU. Verify the functionality by using the testbench.
- 3. Perform timing and power analysis using PrimeTime. Include the VCD files for accurate power estimation.

## **Deliverables:**

Please create and submit a .zip file with the name "your\_uni\_lab6.zip" through Courseworks. The .zip file should contain the following:

- Report for the above tasks. Please include the figures and plots to support.
- .v files for your RTL code and ModelSim testbench.
- .nl.v files from the logic synthesis
- .tcl file for the logic synthesis
- .tcl file for your PrimeTime script
- .vcd file from QuestaSim